# Multi-Mode Controller with HV Section for Offline Power Supplies

# NCP12601

The NCP12601 is a highly integrated multi-mode flyback controller capable of controlling rugged and high-performance off-line power supplies as required by adapter applications. This multi-mode flyback controller implementing the valley switching mode together with low loss  $V_{CC}$  bias and auto-tune OCP for wide-range  $V_{OUT}$  applications, such as USB-PD. High-Voltage section featuring the High-Voltage startup, X2 Discharger and Brownout detection greatly simplifies the design of the auxiliary power supply.

The controller operates as a variable frequency controller. In high power conditions, the part can operate in continuous conduction mode (CCM). As the load is getting lighter, the converter enters the discontinuous conduction mode (DCM) of operation and synchronizes the turn–on event with the minimum of the drain voltage. This system works down to the 32<sup>th</sup> valley and toggles to frequency variation mode.

Adjustable over power protection ensures a flat output power level regardless of the operating input voltage. Slope compensation is ensured via the insertion of a resistor in series with the current sense pin.

Over temperature protection (OTP) is implemented at the current sense pin (SOIC-7) or at the high precession dedicated pin (SOIC-9) and requires the connection of a simple NTC resistance to the auxiliary winding. Over voltage protection (OVP) is done by sampling the auxiliary plateau but also the VCC pin.

Precision setup of the start of the variable frequency mode enables the SFF pin. The no-load standby power, low-load efficiency and acoustic noise can be optimized through the numerous configuration options for frozen peak current setpoint, count of pulses in skip mode, skip mode enter level, etc. The variable frequency ramp slope can be set internally as well.

### Features

- Integrated 750 V High–Voltage Startup Circuit with Brownout Detection
- Integrated X2 Capacitor Discharge Capability
- Variable Frequency Operation
- Valley Switching in Discontinuous Conduction Mode for Improved Efficiency
- Valley Lockout Option
- 65 kHz / 100 kHz / 130 kHz / 200 kHz Switching Frequency Options
- Low-loss V<sub>CC</sub> Bias
- Auto-tune and Dual Level Over-current Protection
- Adjustable Over Power Protection
- 64-ms Overload and 16-ms Peak Power Timers
- Proprietary Quiet Skip Cycle



SOIC-9 NB SOIC-7 CASE 751BP CASE 751U-01 10 R AAA A A 2601xx 2601xx ALYW ALYW ннн НН 12601XX = Specific Device Code = Assembly Location А = Wafer Lot 1 Y = Year = Work Week W

= Pb-Free Package



### ORDERING INFORMATION

See detailed ordering, marking and shipping information on page 4 of this data sheet.

1

- Auto-recovery / Latched Short Circuit Protection Pre-short Compatible
- 5-ms Soft Start on both Peak Current and Frequency for Low Stress on Synchronous Rectifier
- Frequency Jitter for better EMI Signature

**Typical Application Example** 

- Over Voltage Protection with Precise Auxiliary Voltage Sampling Event
- Over Temperature Protection on a dedicated Pin or combined on CS Pin

• These are Pb–Free Devices

## **Typical Applications**

- USB PD Adapters
- Ac-dc Adapters for Notebooks
- Auxiliary/Housekeeping Power Supplies
- Printer Power Supply



Figure 1. Flyback Converter Application Using the NCP12601 in SOIC-9 Package

| Pin No | Pin Name          | Function                                                                                  | Pin Description                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|--------|-------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1      | OTP               | Over-temperature protection                                                               | An NTC connected to the pin offers a simple over temperature pro-<br>tection.                                                                                                                                                                                                                                               |  |  |  |  |  |
| 2      | FB                | Feedback pin                                                                              | Connecting an opto-coupler collector to this pin will allow regulation.                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 3      | SFF               | Set of Frequency variation                                                                | Connecting a resistor to this pin sets the voltage value for the start of frequency variation ramp.                                                                                                                                                                                                                         |  |  |  |  |  |
| 4      | ZCD/OPP<br>/Fault | Detects core reset in QR operation.<br>Latches off the part in OVP. Adjusts<br>OPP level. | A resistive bridge from this pin to the auxiliary winding adjusts the OPP level and lets the controller observe the core magnetic state. A precise OVP level can be set.                                                                                                                                                    |  |  |  |  |  |
| 5      | CS                | Current sense                                                                             | This pin monitors the primary peak current but also offers a means to adjust the compensation ramp level.                                                                                                                                                                                                                   |  |  |  |  |  |
| 6      | GND               | _                                                                                         | The controller ground.                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 7      | DRV               | Driver output                                                                             | The driver's output to an external MOSFET gate. It is clamped to a safe 12–V gate–source level.                                                                                                                                                                                                                             |  |  |  |  |  |
| 8      | VCC               | Supplies the controller                                                                   | This supply pin accepts up to 37 Vdc, with overvoltage detection. The pin is connected to an external auxiliary voltage.                                                                                                                                                                                                    |  |  |  |  |  |
| _      | _                 | Creepage distance                                                                         | -                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 10     | HV                | High–voltage pin                                                                          | Connects to the rectified ac line to perform the functions of start-up current source, Self-Supply, brown-out detection and X2 capacitor discharge function and the HV sensing for the overpower protection purposes. It is not allowed to connect this pin to a dc voltage in case that X2 discharge device option is set. |  |  |  |  |  |

## Table 1. PIN FUNCTION DESCRIPTION

## Typical Application Example





| Pin No | Pin Name          | Function                                                                                  | Pin Description                                                                                                                                                                                                                                                                                                             |
|--------|-------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | ZCD/OPP/<br>Fault | Detects core reset in QR operation.<br>Latches off the part in OVP. Adjusts<br>OPP level. | A resistive bridge from this pin to the auxiliary winding adjusts the<br>OPP level and lets the controller observe the core magnetic state. A<br>precise OVP level can be set.                                                                                                                                              |
| 2      | FB                | Feedback                                                                                  | An opto-coupler collector to ground controls the output regulation.                                                                                                                                                                                                                                                         |
| 3      | CS                | Current Sense                                                                             | This input senses the primary current for current–mode operation, and offers an overpower compensation adjustment. This pin implements over voltage protection as well.                                                                                                                                                     |
| 4      | GND               | _                                                                                         | The controller ground                                                                                                                                                                                                                                                                                                       |
| 5      | DRV               | Drive output                                                                              | Drives external MOSFET                                                                                                                                                                                                                                                                                                      |
| 6      | VCC               | Vcc input                                                                                 | This supply pin accepts up to 37 Vdc, with overvoltage detection. The pin is connected to an external auxiliary voltage.                                                                                                                                                                                                    |
| -      | _                 | Creepage distance                                                                         | -                                                                                                                                                                                                                                                                                                                           |
| 8      | HV                | High-voltage pin                                                                          | Connects to the rectified ac line to perform the functions of start-up current source, Self-Supply, brown-out detection and X2 capacitor discharge function and the HV sensing for the overpower protection purposes. It is not allowed to connect this pin to a dc voltage in case that X2 discharge device option is set. |

| Table 2. | <b>PIN FUNCTIO</b> | N DESCRIPTION |
|----------|--------------------|---------------|
|----------|--------------------|---------------|

## **ORDERING INFORMATION**

| Ordering Part No. | BO Level  | Fault   | Auto<br>Tune OCP | Multi<br>Mode  | OCP/<br>OLM | Frequency | Package              | Shipping <sup>†</sup> |
|-------------------|-----------|---------|------------------|----------------|-------------|-----------|----------------------|-----------------------|
| NCP12601AAD1R2G   | 111–103 V | Latched | Enabled          | Multi–<br>Mode | OCP<br>only | 65 Hz     | SOIC-7<br>(Pb- Free) | 2500 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

### Table 3. SPECIFIC DEVICE SETUP

| Fir                                            |                                                                  |                  |
|------------------------------------------------|------------------------------------------------------------------|------------------|
| NCP12                                          | 2601 parameters                                                  | NCP12601 AA      |
| Oscillator                                     |                                                                  |                  |
| Nominal switching frequency                    | 65 kHz; 100 kHz; 130 kHz; 200 kHz                                | 65 kHz           |
| V <sub>CC(ON)</sub> level                      | 12 V; 16 V                                                       | 12 V             |
| X2 discharger                                  | enabled; disabled                                                | enabled          |
| Skip Mode                                      |                                                                  |                  |
| Quiet skip enable (timer)/min. pulses # forced | 1250 us/enabled; no limit/enabled; no limit/disabled             | no limit/enabled |
| Minimum current setpoint                       | disabled; 150 mV; 175 mV; 200 mV; 225 mV; 250 mV; 275 mV; 300 mV | 150 mV           |
| Multi-Mode                                     |                                                                  |                  |
| Multi-Mode/Fixed-Frequency                     | Multi-Mode/Fixed-Frequency                                       | Multi-Mode       |
| Valley switching during Soft–Start             | enabled; disabled                                                | disabled         |
| USB-PD                                         |                                                                  |                  |
| Auto tune OCP                                  | enabled; disabled                                                | enabled          |
| Auto tune OCP latch                            | autorecovery; latched                                            | autorecovery     |
| Protections ON/OFF                             |                                                                  |                  |
| OLM protection                                 | enabled; disabled                                                | disabled         |
| Fault timer                                    | enabled; disabled                                                | enabled          |
| AC BO protection                               | enabled; disabled                                                | enabled          |
| AC OVP protection                              | enabled; disabled                                                | enabled          |
| Protections Levels                             |                                                                  |                  |
| Fault timer duration OLM/OCP                   | 32/8 ms; 64/16 ms; 128/32 ms; 256/64 ms                          | 256/64 ms        |
| Fault timer duration multiplier                | 1; 16                                                            | 1                |
| VCC OVP level                                  | 35.7 V; 26.5 V                                                   | 35.7 V           |
| BO protection level                            | 111/103 V; 111/0 V; 229/211 V; 95/87 V                           | 111/103 V        |
| BO timer                                       | 64 ms; 512 ms                                                    | 64 ms            |
| AC OVP protection level                        | 430/425 V; 420/415 V                                             | 430/425 V        |
| Autorecovery timer                             | 1s; 2s                                                           | 1s               |
| Protections Behavior                           |                                                                  |                  |
| OCP latched                                    | autorecovery; latched                                            | latched          |
| VCC OVP latched                                | autorecovery; latched                                            | latched          |
| CS OTP latched                                 | autorecovery; latched                                            | latched          |
| -                                              |                                                                  |                  |

#### **Simplified Internal Block Schematic**





## Table 4. MAXIMUM RATINGS TABLE

| Symbol               | Rating                                                                  | Value         | Unit |
|----------------------|-------------------------------------------------------------------------|---------------|------|
| DRV                  | Maximum voltage on DRV pin                                              | - 0.3 to 20   | V    |
|                      | (Dc-Current self-limited if operated within the allowed range) (Note 2) | ± 1000 (peak) | mA   |
| VCC                  | V <sub>CC</sub> Power Supply voltage, VCC pin, continuous voltage       | – 0.3 to 37   | V    |
|                      | Power Supply voltage, VCC pin, continuous voltage (Note 2)              | ± 30 (peak)   | mA   |
| HV                   | Maximum voltage on HV pin                                               | - 0.3 to 750  | V    |
|                      | (Dc–Current self–limited if operated within the allowed range)          | ± 20          | mA   |
| V <sub>max</sub>     | Maximum voltage on low power pins (except pin DRV, pin VCC and pin HV)  | – 0.3 to 5.5  | V    |
|                      | (Dc–Current self–limited if operated within the allowed range) (Note 2) | ± 10 (peak)   | mA   |
| $R_{\theta J-A}$     | Thermal Resistance SOIC–7 / SOIC–9                                      |               | °C/W |
|                      | Junction-to-Air, low conductivity PCB (Note 3)                          | 162           |      |
|                      | Junction-to-Air, medium conductivity PCB (Note 4)                       | 147           |      |
|                      | Junction-to-Air, high conductivity PCB (Note 5)                         | 115           |      |
| $R_{\theta J-C}$     | Thermal Resistance Junction-to-Case                                     | 73            | °C/W |
| T <sub>JMAX</sub>    | Operating Junction Temperature                                          | -40 to +150   | °C   |
| T <sub>STRGMAX</sub> | Storage Temperature Range                                               | -60 to +150   |      |
|                      |                                                                         |               | °C   |
|                      | ESD Capability, HBM model (All pins except HV) (Note 1)                 | > 4000        | V    |
|                      | ESD Capability, Charge Discharge Model (Note 1)                         | > 500         | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series contains ESD protection and exceeds the following tests:

Human Body Model 4000 V per JEDEC standard JESD22, Method A114E

Charge Discharge Model Method 500 V per JEDEC standard JESD22, Method C101E

2. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78

3. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51–1 conductivity test PCB. Test conditions were under natural convection or zero air flow.

4. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 100 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51–2 conductivity test PCB. Test conditions were under natural convection or zero air flow.

5. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 650 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51–3 conductivity test PCB. Test conditions were under natural convection or zero air flow.

Table 5. ELECTRICAL CHARACTERISTICS(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{cc} = 11$  V unless otherwise noted)

| Characteristics                                                                                  | Test Condition                                  | Symbol                                          | Min        | Тур        | Max        | Unit |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------|------------|------------|------|
| High Voltage Current Source                                                                      |                                                 |                                                 |            |            |            |      |
| Minimum voltage for current source operation                                                     |                                                 | V <sub>HV(min)</sub>                            | _          | 30         | 40         | V    |
| Current flowing out of V <sub>CC</sub> pin                                                       | $V_{CC} = 0 V$                                  | I <sub>start1</sub>                             | 0.2        | 0.5        | 0.8        | mA   |
|                                                                                                  | $V_{CC} = V_{CC(on)} - 0.5 V$                   | I <sub>start2</sub>                             | 5          | 8          | 11         |      |
|                                                                                                  |                                                 | I <sub>start3</sub>                             | 28         | 38         | 45         |      |
| Off-state leakage current                                                                        | $V_{HV} = 500 \text{ V}, V_{CC} = 15 \text{ V}$ | Istart(off)                                     | -          | 3          | 9          | μΑ   |
| Supply                                                                                           |                                                 |                                                 |            |            |            |      |
| Turn-on threshold level, V <sub>CC</sub> going up HV current source stop threshold               |                                                 | V <sub>CC(on)</sub>                             | 11.0       | 12.0       | 13.0       | V    |
| Turn–on threshold level, V <sub>CC</sub> going up<br>HV current source stop threshold – optional |                                                 | V <sub>CC(on)</sub>                             | 15.0       | 16.0       | 17.0       | V    |
| HV current source restart threshold                                                              |                                                 | V <sub>CC(min)</sub>                            | 9.5        | 10.5       | 11.5       | V    |
| Turn-off threshold                                                                               |                                                 | V <sub>CC(off)</sub>                            | 8.3        | 8.9        | 9.4        | V    |
| Overvoltage threshold                                                                            |                                                 | V <sub>CC(ovp)</sub>                            | 34         | 35.5       | 37         | V    |
| Overvoltage threshold – optional                                                                 |                                                 | V <sub>CC(ovp)</sub>                            | 25         | 26.5       | 28         | V    |
| Blanking duration on $V_{CC(off)}$ and $V_{CC(ovp)}$ detection                                   |                                                 | tvcc(blank)                                     | -          | 10         | -          | μs   |
| $V_{CC}$ decreasing level at which the internal logic resets                                     |                                                 | Vcc(reset)                                      | 4.8        | 7.0        | 7.7        | V    |
| $V_{CC}$ level for I <sub>START1</sub> to I <sub>START2</sub> transition                         |                                                 | Vcc(inhibit)                                    | 1.0        | 2.1        | 3.0        | V    |
| Internal current consumption                                                                     | DRV open, V <sub>FB</sub> = 3 V, 65 kHz         | I <sub>CC1</sub>                                | 0.9        | 1.3        | 1.5        | mA   |
|                                                                                                  | $Cdrv = 1 nF, V_{FB} = 3 V, 65 kHz$             | I <sub>CC2</sub>                                | 1.6        | 2.1        | 2.6        | mA   |
|                                                                                                  | Skip or before start-up                         | I <sub>CC3</sub>                                | 250        | 500        | 600        | μΑ   |
|                                                                                                  | Fault mode (fault or latch)                     | I <sub>CC4</sub>                                | 200        | 475        | 550        | μΑ   |
| Brown-Out                                                                                        |                                                 |                                                 |            |            |            |      |
| Brown–Out thresholds – optional                                                                  | $V_{HV}$ going up $V_{HV}$ going down           | VHV(start)                                      | 210        | 229        | 248        | V    |
|                                                                                                  |                                                 | V <sub>HV(stop)</sub>                           | 194        | 211        | 228        |      |
| Brown–Out thresholds                                                                             | $V_{HV}$ going up $V_{HV}$ going down           | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 102        | 111        | 120        | V    |
|                                                                                                  |                                                 |                                                 | 94         | 103        | 112        |      |
| Brown–Out thresholds – optional                                                                  | $V_{HV}$ going up $V_{HV}$ going down           | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 87<br>79   | 95<br>87   | 103<br>95  | V    |
| Brown–In threshold – optional (NO Brown out)                                                     | V <sub>HV</sub> going up                        | V <sub>HV(start)</sub>                          | 90         | 100        | 110        | V    |
| Timer duration for line cycle drop-out                                                           |                                                 | t <sub>HV</sub>                                 | 42         | 64         | 86         | ms   |
| Overvoltage threshold                                                                            | $V_{\rm HV}$ going up $V_{\rm HV}$ going down   | V <sub>HV(OV1)</sub><br>V <sub>HV(OV2)</sub>    | 400<br>395 | 430<br>425 | 460<br>455 | V    |
| Overvoltage threshold – optional                                                                 | $V_{\rm HV}$ going up $V_{\rm HV}$ going down   | V <sub>HV(OV1)</sub><br>V <sub>HV(OV2)</sub>    | 390<br>385 | 420<br>415 | 450<br>445 | V    |
| Blanking duration on line overvoltage detection                                                  |                                                 | <b>t</b> OV(blank)                              | _          | 250        | _          | μs   |
| X2 Discharge                                                                                     |                                                 |                                                 |            |            |            |      |
| Comparator hysteresis observed at HV pin                                                         |                                                 | V <sub>HV(hyst)</sub>                           | 2.0        | 3.0        | 4.0        | V    |
| HV signal sampling period                                                                        |                                                 | t <sub>sample</sub>                             | -          | 1.0        | _          | ms   |
| Timer duration for no line detection                                                             |                                                 | t <sub>DET</sub>                                | 21         | 32         | 43         | ms   |
| Discharge timer duration                                                                         |                                                 | t <sub>DIS</sub>                                | 21         | 32         | 43         | ms   |
| Shunt regulator voltage at VCC pin during X2 dis-<br>charge event                                |                                                 | V <sub>CC(dis)</sub>                            | 10.0       | 11.0       | 12.0       | V    |

**Table 5. ELECTRICAL CHARACTERISTICS** (continued)(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{cc} = 11$  V unless otherwise noted)

| Characteristics                                                                      | Test Condition                                                                                                                                                             | Symbol                     | Min       | Тур        | Max        | Unit |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------|------------|------------|------|
| Oscillator                                                                           | -                                                                                                                                                                          | -                          |           |            |            | -    |
| Oscillator frequency                                                                 |                                                                                                                                                                            | fosc                       | 61<br>94  | 65<br>100  | 69<br>106  | kHz  |
| Maximum duty-ratio (corresponding to maximum on time at maximum switching frequency) |                                                                                                                                                                            | D <sub>MAX</sub>           | 75        | 80         | 85         | %    |
| Frequency jittering amplitude for CCM, in percentage of $\ensuremath{F_{OSC}}$       |                                                                                                                                                                            | A <sub>jitter</sub>        | ±4.0      | ±6.0       | ±8.0       | %    |
| Frequency jittering modulation frequency for CCM                                     |                                                                                                                                                                            | f <sub>jitter</sub>        | 0.85      | 1.00       | 1.15       | kHz  |
| Frequency jittering amplitude for DCM and MM                                         |                                                                                                                                                                            | VjitterDCM                 | _         | 20         | -          | mV   |
| Frequency jittering modulation frequency for DCM and MM                              |                                                                                                                                                                            |                            | 3.4       | 4.0        | 4.6        | kHz  |
| Boost oscillator frequency – optional                                                |                                                                                                                                                                            | fosc(boost)                | 94<br>125 | 100<br>133 | 106<br>141 | kHz  |
| HV peak voltage below which is the switching fre-<br>quency boosted                  |                                                                                                                                                                            | V <sub>HV(f100)</sub>      | -         | 210        | -          | V    |
| HV peak voltage below which is the switching fre-<br>quency boost starts             |                                                                                                                                                                            | V <sub>HV(f65)</sub>       | I         | 260        | _          | V    |
| Frequency Variation Mode                                                             |                                                                                                                                                                            |                            |           |            |            |      |
| Feedback voltage threshold below which frequen-<br>cy variation increases slope      |                                                                                                                                                                            | V <sub>foldS</sub>         | 2.1       | 2.3        | 2.5        | V    |
| Feedback voltage threshold below which frequen-<br>cy variation decreases slope      |                                                                                                                                                                            | V <sub>foldE</sub>         | 1.6       | 1.8        | 2.0        | V    |
| Typical low switching frequency                                                      | $V_{FB} = V_{skip(in)} + 0.1 V$ for 65 kHz option                                                                                                                          | f <sub>OSC(min)</sub>      | 23        | 27         | 33         | kHz  |
| Typical low switching frequency                                                      | V <sub>FB</sub> = V <sub>skip(in)</sub> + 0.1 V for<br>200 kHz option                                                                                                      | f <sub>OSC(min)</sub>      | 18        | 29         | 40         | kHz  |
| Internal frequency setup reference current                                           |                                                                                                                                                                            | l <sub>fold</sub>          | 13        | 15         | 17         | μΑ   |
| Frequency variation offset with a 0 $\Omega$ resistor from SFF to ground             |                                                                                                                                                                            | V <sub>fold(off)</sub>     | _         | -600       | -          | mV   |
| Frequency variation offset with a 100 $k\Omega$ resistor from SFF to ground          |                                                                                                                                                                            | V <sub>fold(off)</sub>     | _         | 0          | -          | mV   |
| Frequency variation offset with a 200 $k\Omega$ resistor from SFF to ground          |                                                                                                                                                                            | V <sub>fold(off)</sub>     | _         | 600        | _          | mV   |
| Frequency variation offset depending on $V_{CC}$                                     | V <sub>CC</sub> = 9 V                                                                                                                                                      | Vfold(sup1)                | -         | -500       | -          | mV   |
| Frequency variation offset depending on $V_{CC}$                                     | V <sub>CC</sub> = 22 V                                                                                                                                                     | Vfold(sup2)                | Ι         | 0          | _          | mV   |
| Frequency variation offset depending on $V_{CC}$                                     | V <sub>CC</sub> = 35 V                                                                                                                                                     | Vfold(sup3)                | -         | 500        | -          | mV   |
| Output Driver                                                                        |                                                                                                                                                                            |                            |           |            |            |      |
| Rise time, 10 to 90 % of $V_{CC}$                                                    | $\label{eq:Vcc} \begin{array}{l} V_{\text{CC}} = V_{\text{CC(off)}} + 0.2 \text{ V}, \\ C_{\text{DRV}} = 1 \text{ nF} \end{array}$                                         | t <sub>rise</sub>          | -         | 40         | 70         | ns   |
| Fall time, 90 to 10 % of V <sub>CC</sub>                                             | $\label{eq:Vcc} \begin{array}{l} V_{\text{CC}} = V_{\text{CC(off)}} + 0.2 \text{ V}, \\ C_{\text{DRV}} = 1 \text{ nF} \end{array}$                                         | t <sub>fall</sub>          | -         | 30         | 60         | ns   |
| Current capability                                                                   | $\label{eq:Vcc} \begin{array}{l} V_{CC} = V_{CC(off)} + 0.2 \ V, \\ C_{DRV} = 1 \ nF \\ DRV \ high, \ V_{DRV} = 0 \ V \ DRV \\ low, \ V_{DRV} = V_{CC} \end{array}$        | IDRV(source)<br>IDRV(sink) | -         | 300<br>500 |            | mA   |
| Clamping voltage (maximum gate voltage)                                              | $\label{eq:VCC} \begin{split} V_{CC} &= V_{CC(ovp)} - 0.1 \text{ V}, \\ \text{DRV high, } R_{DRV} &= 33 \text{ k}\Omega, \\ C_{\text{load}} &= 220 \text{ pF} \end{split}$ | VDRV(clamp)                | 10        | 12         | 14         | V    |
| High-state voltage drop                                                              | $V_{CC} = V_{CC(min)} + 0.1 V,$<br>$R_{DRV} = 33 k\Omega, DRV high$                                                                                                        | VDRV(drop)                 | _         | _          | 1          | V    |

**Table 5. ELECTRICAL CHARACTERISTICS** (continued)(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{cc} = 11$  V unless otherwise noted)

| Characteristics                                                                                | Test Condition                                      | Symbol                                          | Min          | Тур          | Max          | Unit    |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|--------------|--------------|--------------|---------|
| Current Sense                                                                                  | -                                                   |                                                 |              |              |              |         |
| Input Pull-up Current                                                                          | V <sub>CS</sub> = 0.7 V                             | I <sub>bias</sub>                               | _            | 1            | -            | μA      |
| Maximum internal current setpoint                                                              | V <sub>FB</sub> > 3.5 V                             | V <sub>ILIM</sub>                               | 0.66         | 0.70         | 0.74         | V       |
| Propagation delay from V <sub>Ilimit</sub> detection to DRV off                                | $V_{CS} = V_{ILIM}$                                 | t <sub>delay</sub>                              | -            | 50           | 100          | ns      |
| Leading Edge Blanking Duration for V <sub>ILIM</sub>                                           |                                                     | t <sub>LEB</sub>                                | 180          | 270          | 370          | ns      |
| Threshold for immediate fault protection activation                                            |                                                     | V <sub>CS(stop)</sub>                           | 0.95         | 1.05         | 1.15         | V       |
| Leading Edge Blanking Duration for $V_{CS(stop)}$ (Note 6)                                     |                                                     | t <sub>BCS</sub>                                | 50           | 80           | 150          | ns      |
| Soft-start duration                                                                            | From 1st pulse to $V_{CS} = V_{ILIM}$               | t <sub>SSTART</sub>                             | 4.2          | 5.0          | 5.8          | ms      |
| Frozen current setpoint                                                                        |                                                     | VI(freeze)                                      | 120          | 150          | 180          | mV      |
| Over temperature protection threshold when DRV is low                                          | V <sub>CS</sub> going up                            | V <sub>OTP(CS)</sub>                            | 0.95         | 1.00         | 1.05         | V       |
| Blanking duration on OTP detection                                                             |                                                     | t <sub>OTP,CS</sub>                             | 0.7          | 1.0          | 1.3          | μs      |
| Delay time constant before OTP confirmation                                                    |                                                     | t <sub>OTP,del</sub>                            | -            | 600          | -            | ns      |
| Maximum Setpoint decrease for ZCD pin biased to – 290 mV (Note 7)                              | V <sub>DMG</sub> = -290 mV                          | CS <sub>DROP</sub>                              | -            | 32.8         | -            | %       |
| Voltage setpoint for ZCD pin biased to $-250 \text{ mV}$<br>(Note 7), T <sub>j</sub> = 25°C    |                                                     | V <sub>CS(OPP)</sub>                            | 0.46         | 0.51         | 0.56         | V       |
| Voltage setpoint for ZCD pin biased to –250 mV<br>(Note 7), T <sub>j</sub> from –40°C to 125°C |                                                     | Vcs(oppet)                                      | -            | 0.51         | -            | V       |
| Blanking delay before considering $V_{DMG}$ for OPP                                            |                                                     | t <sub>OPP</sub>                                | -            | 600          | -            | ns      |
| CS pin voltage bias for 0% OPP                                                                 | V <sub>DMG</sub> = -60 mV                           | V <sub>OPP0</sub>                               | _            | -60          | -            | mV      |
| Internal Slope Compensation                                                                    |                                                     |                                                 |              | 1            | 1            | 1       |
| Slope of the compensation ramp                                                                 |                                                     | Scomp(65kHz)                                    | -            | 10           | -            | μA / μs |
| Feedback                                                                                       |                                                     |                                                 |              |              |              |         |
| Equivalent resistance for the optocoupler                                                      | T <sub>J</sub> = 25°C                               | R <sub>FB(eq)</sub>                             | 20           | 30           | 40           | kΩ      |
| V <sub>FB</sub> to internal current setpoint division ratio<br>(Note 6)                        |                                                     | K <sub>FB</sub>                                 | -            | 5.4          | -            | -       |
| Internal pull-up voltage on the FB pin                                                         |                                                     | V <sub>FB(open)</sub>                           | 3.8          | 4            | 4.2          | V       |
| Skip Cycle Mode                                                                                |                                                     |                                                 | 0.00         | 0.40         | 0.50         | 1       |
| Feedback voltage thresholds for skip mode                                                      | V <sub>FB</sub> going down V <sub>FB</sub> going up | V <sub>skip(in)</sub><br>V <sub>skip(out)</sub> | 0.30<br>0.40 | 0.40<br>0.50 | 0.50<br>0.60 | V       |
| Minimum number of pulses in burst                                                              |                                                     | n <sub>P,skip</sub>                             | 3            | _            | -            | -       |
| Skip out delay (Note 6)                                                                        |                                                     | t <sub>skip</sub>                               | -            | -            | 38           | μs      |
| Quiet–Skip Timer                                                                               |                                                     | t <sub>quiet</sub>                              | 1000         | 1250         | 1500         | μs      |
| Quiet-Skip escape level (transient enhancer)                                                   |                                                     | Vskip(tran)                                     | 1.7          | 1.8          | 1.9          | V       |
| Demagnetization Sense                                                                          | 1                                                   | 1                                               |              | [            |              | 1       |
| V <sub>ZCD</sub> threshold voltage                                                             | V <sub>ZCD</sub> decreasing                         | V <sub>ZCD(TH)</sub>                            | 25           | 45           | 65           | mV      |
| V <sub>ZCD</sub> hysteresis                                                                    | V <sub>ZCD</sub> increasing                         | V <sub>ZCD(HYS)</sub>                           | -            | 35           | -            | mV      |
| Threshold voltage for output short circuit or aux. winding short circuit detection (enter)     | After t <sub>BLANK</sub> if Vzcd < Vzcd(short)      | VZCD(short1)                                    | -            | 0.4          | -            | V       |
| Threshold voltage for output short circuit or aux. winding short circuit detection (exit)      | After t <sub>BLANK</sub> if Vzcd < VzcD(short)      | VZCD(short2)                                    | _            | 0.5          | -            | v       |
| Propagation Delay from valley detection to DRV high                                            | V <sub>ZCD</sub> decreasing from 3 V to<br>0 V      | t <sub>DEM</sub>                                | -            | -            | 150          | ns      |

**Table 5. ELECTRICAL CHARACTERISTICS** (continued)(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{cc} = 11$  V unless otherwise noted)

| Characteristics                                                                          | Test Condition                                                                | Symbol                           | Min        | Тур        | Max        | Unit |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------|------------|------------|------------|------|
| Demagnetization Sense                                                                    |                                                                               |                                  |            |            | •          |      |
| Blanking delay after on-time                                                             |                                                                               | t <sub>blank</sub>               | 1.2        | 1.5        | 1.8        | μS   |
| Timeout after last demagnetization transition (leak-<br>age ringing blanking)            | Valley detection timeout                                                      | t <sub>vlyout</sub>              | 4.5        | 5.5        | 6.5        | μs   |
| Input leakage current                                                                    | $V_{CC} > V_{CC(on)} V_{ZCD} = 3 V,$<br>DRV is low                            | I <sub>ZCD</sub>                 | -          | _          | 0.1        | μΑ   |
| High threshold at ZCD pin V <sub>OVP1</sub>                                              | V <sub>ZCD</sub> going up                                                     | V <sub>OVP1</sub>                | 2.85       | 3.15       | 3.35       | V    |
| Number of OVP1 event pulses to latch acknowledgment                                      | VZCD > VOVP1                                                                  | n <sub>OVP1</sub>                | -          | 8          | -          | _    |
| Number of drive pulses before fault acknowledg-<br>ment when in output short circuit     | (VZCD < VZCD(short1)) & (VCS ><br>VILIM)                                      | n <sub>OS</sub>                  | _          | 8          | _          | _    |
| Overload Protections                                                                     | I                                                                             | 11                               |            | 1          |            |      |
| Fault timer duration                                                                     |                                                                               | t <sub>fault</sub>               | 54         | 64         | 74         | ms   |
| Fault timer reset time                                                                   | V <sub>CS</sub> < 0.7 V, D < 90% D <sub>MAX</sub>                             | t <sub>fault,res</sub>           | 150        | 200        | 250        | μS   |
| Autorecovery mode latch-off time duration                                                |                                                                               | t <sub>autorec</sub>             | 0.85       | 1.00       | 1.35       | S    |
| CS threshold for overload timer activation – option-<br>al                               |                                                                               | V <sub>CS(tran)</sub>            | 0.47       | 0.50       | 0.53       | V    |
| Transient peak power timer duration – optional                                           | Vcs(peak) = Vcs(tran) + 0.1 V<br>from 1st time Vcs > Vcs(tran) to<br>DRV stop | t <sub>tran</sub>                | 216        | 254        | 296        | ms   |
| OTP Input                                                                                |                                                                               |                                  |            |            |            |      |
| OTP voltage threshold                                                                    | $V_{Latch}$ going down, $T_J = 25^{\circ}C$                                   | V <sub>OTP</sub>                 | 0.38       | 0.40       | 0.42       | V    |
| OTP resistance threshold $(T_j = 25^{\circ}C)$                                           | External resistance is going down                                             | R <sub>OTP</sub>                 | 7.6        | 8.0        | 8.4        | kΩ   |
| OTP resistance threshold $(T_j = 80^{\circ}C)$                                           | External NTC resistance is go-<br>ing down                                    | R <sub>OTP</sub>                 | _          | 8.5        | -          | kΩ   |
| OTP resistance threshold<br>(T <sub>j</sub> = 110°C)                                     | External NTC resistance is go-<br>ing down                                    | R <sub>OTP</sub>                 | _          | 9.5        | -          | kΩ   |
| Current source for direct NTC connection<br>During normal operation<br>During soft–start | V <sub>Latch</sub> = 0.2 V                                                    | I <sub>NTC</sub><br>Intc(sstart) | 45<br>60   | 50<br>100  | 55<br>140  | μΑ   |
| Current source for direct NTC connection<br>During normal operation                      | $V_{Latch} = 0.2 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$               | I <sub>NTC</sub>                 | 47.5       | 50.0       | 52.5       | μA   |
| Blanking duration on low latch detection                                                 |                                                                               | tLatch(OTP)                      | -          | 350        | -          | μs   |
| Clamping voltage                                                                         | ILatch = 0 mA ILatch = 1 mA                                                   | Vclamp0(Latch)<br>Vclamp1(Latch) | 1.1<br>1.8 | 1.3<br>2.4 | 1.5<br>3.0 | V    |
| Valley Lockout                                                                           |                                                                               | •                                |            |            | •          |      |
| Low frequency period for valley lockout refresh                                          |                                                                               | f <sub>LFC</sub>                 | _          | 100        | _          | μs   |
| The maximum valleys count for lockout                                                    |                                                                               | n <sub>valley</sub>              | _          | 32         | _          | _    |
| Auto-tune Current Limit                                                                  | •                                                                             |                                  |            |            |            | •    |
| CS pin averaging filter time constant                                                    |                                                                               | T <sub>AVG</sub>                 | -          | 100        | -          | μs   |
| Internal maximum current reference                                                       |                                                                               | I <sub>OCP</sub>                 | 550        | 700        | 850        | nA   |
| Temperature Shutdown                                                                     |                                                                               | . I                              |            | •          |            |      |
| Temperature shutdown                                                                     | T <sub>J</sub> going up                                                       | T <sub>TSD</sub>                 | _          | 150        | _          | °C   |
| Temperature shutdown hysteresis                                                          | T <sub>J</sub> going down                                                     | T <sub>TSD(HYS)</sub>            | _          | 40         | _          | °C   |
|                                                                                          |                                                                               |                                  |            | ·          | <u>ا ا</u> | ·    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design

7. It is recommended to keep the level on the ZCD pin below -300 mV for proper linearity over negative bias voltage.



Figure 4. Minimum Voltage for HV Current Source Operation  $V_{HV(min)}$ 







Figure 6. High Voltage Startup Current flowing out of  $$V_{CC}$$  Pin  $I_{start3}$$ 



Figure 7. Off-state Leakage Current from HV Pin Istart(off)



Figure 8. High Voltage Startup Current flowing out of  $$V_{CC}$$  Pin  $I_{start2}$$ 



Figure 9. HV Pin Device Startup Threshold V<sub>HV(start)</sub>



Figure 10. HV Pin Device Stop Threshold V<sub>HV(stop)</sub>



Figure 13. Overvoltage Protection Triggering Threshold on HV Pin V<sub>HV(OV1)</sub>



Figure 11. Overvoltage Protection Release Threshold on HV Pin V<sub>HV(OV2)</sub>



Figure 12. Frozen Current Setpoint V<sub>I(freeze)</sub> for the Light Load Operation



Figure 14. Maximum Internal Current Setpoint VILIM







Figure 16. Overvoltage Protection Threshold at CS Pin V<sub>OVP(CS)</sub>



Figure 17. Leading Edge Blanking Duration t<sub>LEB</sub>



Figure 18. Maximum Duty Cycle D<sub>MAX</sub>



Figure 19. Propagation Delay t<sub>delay</sub>



Figure 20. Maximum Switching Frequency Clamp  $$^{\rm f}_{\rm OSC}$$ 



Figure 21. Typical Switching Frequency f<sub>OSC(low)</sub>











Figure 24. FB Level for Immediate Leaving of the Quiet Skip Mode V<sub>skip(tran)</sub>



Figure 25. FB Pin Open Voltage V<sub>FB(ref)</sub>



Figure 26. FB Pin Skip–In and Skip–Out Levels V<sub>skip(in)</sub> and V<sub>skip(out)</sub>



Figure 27. Quiet Skip Timer Duration tquiet







Figure 29. X2 Discharge Comparator Hysteresis observed at HV Pin V<sub>HV(hyst)</sub>



Figure 30. The Fault Timer Duration t<sub>fault</sub>



Figure 31. Blanking Time to ZCD OVP Detection after DRV Off Event t<sub>blank</sub>



Figure 32. HV Signal Sampling Period T<sub>sample</sub>



Figure 33. The Transient Timer Duration t<sub>tran</sub>







Figure 35. V<sub>CC</sub> Turn-off Threshold (UVLO) V<sub>CC(off)</sub>



Figure 36. Internal Current Consumption when DRV Pin is Unloaded  $\mathrm{I}_{\mathrm{CC1}}$ 



Figure 37. HV Current Source Restart Threshold V<sub>CC(min)</sub>



Figure 38. V<sub>CC</sub> Decreasing Level at which the Internal Logic Resets V<sub>CC(reset)</sub>



Figure 39. Internal Current Consumption when DRV Pin is Loaded by 1 nF Capacitance I<sub>CC2</sub>







Figure 41. Zero Current Detection Threshold Voltage  $$V_{ZCD(th)}$$ 



Figure 42. Threshold Voltage on ZCD Pin for Output/Aux Short Circuit Detection V<sub>ZCD(short1)</sub>



Figure 43. Internal Current Consumption in Fault I<sub>CC4</sub>



Figure 44. Propagation Delay from Valley Detection to DRV High t<sub>DEM</sub>



Figure 45. Over Voltage Protection Threshold at ZCD Pin V<sub>OVP1</sub>

## **TYPICAL CHARACTERISTICS**











Figure 48. The OTP Resistance Threshold R<sub>OTP</sub>

NOTE: The OTP resistance maximum and minimum limits are not the guaranteed limits, but the maximum and minimum measured data values from the device characterization.



Figure 49. OTP Pin Low Threshold for Over-temperature Protection V<sub>OTP</sub>



Figure 50. Current I<sub>NTC(SSTART)</sub> sourced out of the OTP Pin during Soft-start Period



Figure 51. Clamped Voltage OTP Pin, when this Pin is left Unloaded  $V_{clamp0}$ 



Figure 52. Output Driver Rise Time trise



Figure 53. Output Driver Fall Time t<sub>fall</sub>

### **APPLICATION INFORMATION**

#### **Functional Description**

This new controller builds on the previously-developed ICs operating at a fixed switching frequency. The frequency is fixed in high-power conditions but reduces as the load is getting lighter. The major difference lies in the valley-switching operation: when DCM is entered whether it is in high-power mode or in frequency variation, the controller locks in the valley to ensure the best efficiency. When variable frequency mode is activated, the part jumps in several valleys and remains locked in this state. The peak current is free to move at all times.

#### **CCM** Operation

In fixed-frequency operation, the part switches at 65 kHz up to a feedback voltage of 4.0 V. Beyond 4.0 V, the peak current voltage setpoint is clamped to 0.7 V. The situation with this maximum frequency cannot last more than 64 ms (t<sub>fault</sub>). However, when a short circuit is detected in the output, the controller places the converter in a dangerous situation if it keeps pulsing while Vout is almost 0 V (heavy CCM can occur in the primary side with a RCD clamp voltage runaway). To avoid this stressful situation, the circuit senses a voltage on the demagnetization pin lower than 0.4 V during the off time duration after the  $1.5-\mu s$ blanking time. If during tooff there is a condition where the demagnetization pin voltage is less than 0.4 V the controller immediately toggles to 65 kHz and lets the fault timer count. If during this mode and before the timer ends, the short circuit disappears and the demagnetization voltage goes above 0.5 V, the 65 kHz lock is reset and switching frequency is free again to follow V<sub>FB</sub>. The valley lockout circuitry is disable in high-frequency excursion and the IC can only work asynchronously in this mode.

### **DCM Operation**

In fixed frequency operation, it is very likely that low– and high–line conditions lead to a different operating point for a given  $P_{out}$ : CCM in low line and DCM in high line. When the controller works in CCM, the MOSFET is turned on asynchronously at a pace imposed by the regular clock (65 kHz). When DCM is entered, the controller senses this mode and extends the off–time to exactly match the next available valley. The peak current is free to move while

locked in the valley whether the part operates in fixed frequency mode or in frequency variation mode. Inside the controller, there is a low-frequency refresh clock (LFC) which initiates valley acquisition. The controller selects the valley next to the VCO clock, when the frequency reduces and locks in until the next refresh signal comes from the LFC. This low-frequency refresh clock is 100 us with several option to optimize between the acoustic noise level and stability of the system. When the next low-frequency clock occurs, a new valley acquisition is run to determine what valley number matches the upcoming 65 kHz or VCO pulse. It is like a camera shot where you freeze the converter operating point for the next 100 µs. Assume 1<sup>st</sup> valley was selected, then if the new acquisition confirms valley 3 is the right one, then the part locks in valley 3 and remains there until the next LFC acquisition occurs. That way, jumping between valleys can only occur at 10 kHz frequency. By using a 5-bit counter, the controller goes down to the 32<sup>nd</sup> valley. Beyond this point, switching occurs asynchronously.

### Start-up of the Controller

At start–up, the current source turns on when the voltage on the HV pin is higher than  $V_{HV(min)}$ , and turns off when  $V_{CC}$  reaches  $V_{CC(on)}$ , then turns on again when  $V_{CC}$  reaches  $V_{CC(min)}$ , until the input voltage is high enough to ensure a proper start–up, i.e. when  $V_{HV}$  reaches  $V_{HV(start)}$ . The controller actually starts the next time  $V_{CC}$  reaches  $V_{CC(on)}$ . The controller then delivers pulses, starting with a soft–start period t<sub>SSTART</sub> during which the peak current linearly increases before the current–mode control takes over.

Even though the Dynamic Self–Supply is able to maintain the V<sub>CC</sub> voltage between V<sub>CC(on)</sub> and V<sub>CC(min)</sub> by turning the HV start–up current source on and off, it can only be used in light load condition, otherwise the power dissipation on the die would be too much. As a result, an auxiliary voltage source is needed to supply V<sub>CC</sub> during normal operation.

The Dynamic Self–Supply is useful to keep the controller alive when no switching pulses are delivered, e.g. in brown–out condition, or to prevent the controller from stopping during load transients when the  $V_{CC}$  might drop. The NCP12601 accepts a supply voltage as high as 37 V, with an overvoltage threshold  $V_{CC(ovp)}$  that latches the controller off.





Figure 54. V<sub>CC</sub> Start–up Timing Diagram

For safety reasons, the start–up current is lowered when  $V_{CC}$  is below  $V_{CC(inhibit)}$ , to reduce the power dissipation in case the VCC pin is shorted to GND (in case of  $V_{CC}$  capacitor failure, or external pull–down on  $V_{CC}$  to disable the controller). There is only one condition for which the current source doesn't turn on when  $V_{CC}$  reaches  $V_{CC(inhibit)}$ : the voltage on HV pin is too low (below  $V_{HV(min)}$ ).

#### Low Loss V<sub>CC</sub> Bias

The power adapters designed with variable output may have output voltage range 1:4. Such wide range requires wide range of the V<sub>CC</sub>. In some cases, e.g. light load conditions, the V<sub>CC</sub> could drop below the V<sub>CC(off)</sub> and application may unlikely latch. The low loss V<sub>CC</sub> bias is designed to prevent such event. The low loss VCC bias helps to keep the V<sub>CC</sub> above V<sub>CC(min)</sub> level during the light load conditions in run mode, frequency fold–back mode or skip mode. The dynamic self–supply is quite lossy system to supply the primary controller. Usage of it overheats the controller package in run mode and significantly increases the no load consumption by high voltage drop across the HV startup device. To prevent high drop across the HV startup device inside the IC the HV pin is sensed voltage and the HV startup device could be activated only if the HV voltage is below the  $V_{HV(Cstart)}$ . This feature enable to keep the stand-by consumption below the desired level 50 mW even at low output voltage level. The time period when the HV startup device could be quite short in comparison with the time when is the V<sub>CC</sub> pin capacitor discharged so it is needed to increase the HV start-up current level. The 3rd level of the start-up current source is added and named Istart3. The typical value of this current is 38 mA. If the effect of the X and Y capacitor is considered to the HV (normally "high Z") pin the valley of the voltage waveform across that pin usually does not drop to zero level. But the voltage across HV pin could drop to 100 V only. That's why he HV startup device is activated after the valley detection event and turned-off after up-crossing the  $V_{HV(Cstop)}$  level. If the  $V_{CC(on)}$  threshold at  $V_{CC}$  pin is reached sooner the  $V_{CC}$  is kept at V<sub>CC(on)</sub> level.



Figure 55. Low Loss  $V_{CC}$  Bias under the Low Output Voltage Conditions

## HV Sensing of Rectified AC Voltage

The NCP12601 features on its HV pin a true ac line monitoring circuitry. It includes a minimum start–up threshold and an autorecovery brown–out protection and AC line over–voltage protection, both of them independent of the ripple on the input voltage. It is allowed only to work with an unfiltered, rectified ac input to ensure the X2 capacitor discharge function as well, which is described in following. The brown–out protection thresholds are fixed, but they are designed to fit most of the standard ac–dc conversion applications.

When the input voltage goes below  $V_{HV(stop)}$ , a brown–out condition is detected, and the controller stops. The HV current source maintains  $V_{CC}$  between  $V_{CC(on)}$  and  $V_{CC(min)}$  levels until the input voltage is back above  $V_{HV(start)}$ .



Figure 56. Ac Line Drop-out Timing Diagram

When  $V_{HV}$  crosses the  $V_{HV(start)}$  threshold, the controller can start immediately. When it crosses  $V_{HV(stop)}$ , it triggers a timer of duration  $t_{HV}$ , this ensures that the controller doesn to be the triggers of line cycle drop-out. When  $V_{HV}$ crosses the  $V_{HV(start)}$  threshold, the controller starts when the  $V_{CC}$  crosses the next  $V_{CC(on)}$  event. When it crosses  $V_{HV(stop)}$ , it triggers a timer of duration  $t_{HV}$ , this ensures that the controller doesn't stop in case of line cycle drop-out.

The same system is used for the Line OVP, except that this time the controller must not stop instantaneously when the input voltage goes above  $V_{HV(OV1)}$ , in order to be insensitive to spikes and voltage surges shorter than  $t_{OV(blank)}$ . Therefore a blanking circuit is inserted after the output of the comparator. When the overvoltage event occurs, HV OVP signal is set and controller stops. When the HV OVP event finishes and the input voltage is below brown out the controller is stopped (without DRV pulses), than the controller is waiting for another brown out condition.

#### X2 Cap Discharge Feature

The X2 capacitor discharging feature is offered by usage of the NCP12601. This feature save approximately 16 mW -25 mW input power depending on the EMI filter X2 capacitors volume and it saves the external components count as well. The discharge feature is ensured via the start–up current source with a dedicated control circuitry for this function. The X2 capacitors are being discharged by current defined as *I*<sub>start2</sub> when this need is detected.

#### **Oscillator with Frequency Jittering**

The NCP12601 includes an oscillator that sets the switching frequency to 65 kHz. The maximum duty ratio is 80% with precision  $\pm 5\%$ . In order to improve the EMI signature classical triangular modulation is applied to the 65 kHz clock with a 6% depth. The modulation frequency is 1 kHz by default but can be selected to different values: 1 kHz, 2 kHz, 3 kHz, 4 kHz and 5 kHz. When the part enters DCM, as the controller locks in the valley, the fixed–frequency clock jitter is lost and the clock modulation should be applied to the current sense signal instead.

A  $\pm 20$  mV signal is added to the peak current setpoint and modulates the t<sub>on</sub>. When the part returns to CCM, this on–time modulation disappears and classical fixed–frequency jitter returns.



Figure 57. Frequency Modulation of the Switching Frequency in CCM Mode



Figure 58. Frequency Modulation of the Current Setpoint in the DCM Mode

#### Low Load Operation Modes: Frequency Variation Mode (FVM) and Skip Mode

When the load is getting lighter, the feedback voltage starts decreasing. In order to improve the efficiency in light load conditions, the frequency of the internal oscillator is linearly reduced from its typical value down to  $f_{OSC(min)}$ . This frequency variation starts when the voltage on FB pin goes below  $V_{foldS}$ , and is complete when  $V_{FB}$  reaches

 $V_{foldE}$ . The maximum on–time duration control is kept during the frequency variation mode to provide the natural transformer core anti–saturation protection. The frequency jittering is still active while the oscillator frequency decreases as well. The current setpoint is fixed to  $V_{I(freeze)}$ in the frequency variation mode if the feedback voltage decreases below the  $V_{FB(freeze)}$  level. This feature increases efficiency under the light loads conditions as well.



Figure 59. Frequency Variation Mode Characteristic



Figure 60. Current Setpoint Dependency on the Feedback Pin Voltage

The frequency variation characteristic is adjustable via the SFF pin by the external resistor to optimize average efficiency in variety of the applications. The setting is done by the external pull down resistor. The resistor value at SFF pin can shift the  $V_{foldE}$  and  $V_{foldS}$  thresholds by  $\pm 600$  mV. The frequency variation characteristic could eventually depend on the VCC pin voltage. The  $V_{CC}$  value at VCC pin

can shift the  $V_{foldE}$  and  $V_{foldS}$  thersholds by ±500 mV. Both features ensure the fitting of the system parameters to the setting of the output voltage. This feature allows to effectively build the variable output voltage power supplies. The option when the frequency variation is adjusted via the dedicated pin or by the voltage at VCC pin is selectable by the IPT options.



Figure 61. System for Variable Frequency Variation Characteristic

When the FB voltage reaches  $V_{skip(in)}$  while decreasing, skip mode is activated: the driver stops, and the internal consumption of the controller is decreased. While  $V_{FB}$  is below  $V_{skip(out)}$ , the controller remains in this state; but as soon as  $V_{FB}$  crosses the skip out threshold, the DRV pin starts to pulse again.

The NCP12601 device includes logic which allows going into skip mode after the DRV cycle is finished by reaching of the peak current value. This technique eliminates the last short pulses in skip mode, which increases the system efficiency at light loads and makes easier the application of active secondary rectification circuitry.





#### Quiet-Skip - Option

To further avoid acoustic noise, the circuit prevents the burst frequency during skip mode from entering the audible range by limiting it to a maximum of 800 Hz. This is achieved via a timer  $t_{quiet}$  that is activated during Quiet–Skip. The start of the next burst cycle is prevented until this timer has expired. As the output power decreases, the switching frequency decreases. Once it hits minimum switching frequency  $f_{OSC(min)}$ , the skip–in threshold is reached and burst mode is entered – switching stops as soon as the current drive pulses ends – it does not stop immediately.

Once switching stops, FB will rise. As soon as FB crosses the skip–exit threshold, drive pulses will resume, but the controller remains in burst mode. At this point, a 1250  $\mu$ s (typ) timer t<sub>quiet</sub> is started together with a count to n<sub>P,skip</sub> pulses counter. This n<sub>P,skip</sub> pulses counter ensures the minimum number of DRV signal pulses in burst. The next time the FB voltage drops below the skip–in threshold, DRV pulses stop at the end of the current pulse as long as n<sub>P,skip</sub> drive pulses have been counted (if not, they do not stop until the end of the  $n_{P,skip}$  –th pulse). They are not allowed to start again until the timer expires, even if the skip–exit threshold is reached first. It is important to note that the timer will not force the next cycle to begin – i.e. if the natural skip frequency is such that skip–exit is reached after the timer expires, the drive pulses will wait for the skip–exit threshold.

This means that during no–load, there will be a minimum of  $n_{P,skip}$  drive pulses, and the burst–cycle period will likely be much longer than 1250 µs. This operation helps to improve efficiency at no–load conditions.

In order to exit burst mode, the FB voltage must rise higher than  $V_{skip(tran)}$  level. If this occurs before  $t_{quiet}$  expires, the drive pulses will resume immediately – i.e. the controller won't wait for the timer to expire. Figure 64 provides an example of how Quiet–Skip works, while Figure 63 shows the immediate leaving the quiet skip mode by crossing the transient enhancement level  $V_{skip(tran)}$ .





#### **Clamped Driver**

The supply voltage for the NCP12601 can be as high as 37 V, but most of the MOSFETs that will be connected to the DRV pin cannot accept more than 20 V on their gate. The driver pin is therefore safely clamped below 16 V. This driver has a typical capability of 300 mA for source current and 500 mA for sink current.

# Current-mode Control with Slope Compensation and Soft-start

NCP12601 is a current-mode controller, which means that the FB voltage sets the peak current flowing in the transformer primary inductance and the MOSFET. This is done through a PWM comparator: the current is sensed across a resistor and the resulting voltage is applied to the CS pin. It is applied to one input of the PWM comparator through a 250 ns LEB block. On the other input the FB voltage divided by 5.4 sets the threshold: when the voltage ramp reaches this threshold, the output driver is turned off. The maximum value for the current sense is 0.7 V, and it is set by a dedicated comparator.

Each time the controller is starting, i.e. the controller was off and starts – or restarts – when  $V_{CC}$  reaches  $V_{CC(on)}$ , a soft–start is applied: the current sense set–point is increased by 32 discrete steps from 0 (the minimum level can be higher than 0 because of the LEB and propagation delay) until it reaches  $V_{ILIM}$  (after a duration of  $t_{SSTART}$ ), or until the FB loop imposes a setpoint lower than the one imposed by the soft–start (the 2 comparators outputs are OR'ed).

During the soft-start the oscillator frequency increase from the minimum switching frequency to the maximum switching frequency following the ramp applied to current sense set-point.





Under some conditions, like a winding short–circuit for instance, not all the energy stored during the on–time is transferred to the output during the off–time, even if the on–time duration is at its minimum (imposed by the propagation delay of the detector added to the LEB duration). As a result, the current sense voltage keeps on increasing above  $V_{\rm ILIM}$ , because the controller is blind

during the LEB blanking time. Dangerously high current can grow in the system if nothing is done to stop the controller. That's what the additional comparator, that senses when the current sense voltage on CS pin reaches  $V_{CS(stop)}$  (= 1.5 x V<sub>ILIM</sub>), does: as soon as this comparator toggles, the controller immediately enters the protection mode.

Operation of the CS pin here is not different than what is already available in other controllers:

- 1. In order to allow the NCP12601 to operate in CCM with a duty-ratio above 50%, the fixed slope compensation is internally applied to the current-mode control. Slope compensation is injected in the CS pin. The signal is present during the on-time only.
- 2. The CS voltage is sensed during the off-time. This is to perform an OTP detection when an NTC is connected to the CS pin. This sensing is only done during the off-time after the 1.5  $\mu$ s blanking time. When an OTP is detected, meaning V<sub>CS</sub> is greater than 1 V, an internal timer starts

To improve the EMI signature, a low-frequency modulation is added to the current sense information as soon as the controller enters DCM and locks in a valley. As soon as the controller locks in a valley (it means it leaves the CCM operation), the jittering in the 65 kHz clock has no effect anymore. The way to inject jitter in this case is by adding a modulated offset to the current sense information. The low-frequency clock already used for the modulation can be reused but rather than affecting the clock

#### **Internal Overpower Protection**

The power delivered by a flyback power supply is proportional to the square of the peak current in discontinuous conduction mode:

$$\mathsf{P}_{\mathsf{OUT}} = \frac{1}{2} \cdot \eta \cdot \mathsf{L}_{\mathsf{P}} \cdot \mathsf{F}_{\mathsf{SW}} \cdot \mathsf{I}_{\mathsf{P}}^{\ 2} \tag{eq. 1}$$

Unfortunately, due to the inherent propagation delay of the logic, the actual peak current is higher at high input voltage than at low input voltage, leading to a significant difference in the maximum output power delivered by the power supply.



Figure 66. Needs for Line Compensation for True Overpower Protection

To compensate this and have an accurate overpower protection, when the part switches, a small negative voltage is applied at the demagnetization pin during the on-time. After a 600 ns blanking time, this negative voltage is directly added to the maximum current sense voltage reference of 700 mV. A positive 60 mV offset is internally created in series with the demagnetization voltage prior to adding it to the reference voltage. If we assume -60 mV observed on the demagnetization pin during ton for a 120 V input voltage, the net OPP contribution at this low line is 0% and the controller offers the full peak current dynamics. As the input voltage increases, the resulting negative OPP voltage (after the 60 mV offset) grows and starts reducing the maximum sense voltage. By adjusting how negative the demagnetization pin swings during the on-time, the user has a means to reduce the maximum output power in fault condition.

Precaution should be taken regarding this pin as it permanently switches below ground. A maximum of 300 mV should be possible without adverse operation form this IC. Also, clamping precaution must ensure that if this pin is accidentally biased to a positive level, the maximum peak current setpoint of 0.7 V must remain unaffected.

#### **Overcurrent protection with Fault timer**

The overload protection depends only on the current sensing signal, making it able to work with any transformer, even with very poor coupling or high leakage inductance.

When an overcurrent occurs on the output of the power supply, the FB loop asks for more power than the controller can deliver, and the CS set–point reaches  $V_{ILIM}$ . When this event occurs, an internal  $t_{fault}$  timer is started: once the timer times out, DRV pulses are stopped and the controller is latched off. Other possibilities of the latch release are the brown–out condition or the  $V_{CC}$  power on reset. The timer is reset when the CS set–point goes back below  $V_{ILIM}$  before the timer elapses. The controller also enters the same protection mode if the voltage on the CS pin reaches 1.5 times the maximum internal set–point  $V_{CS(stop)}$  (allows to detect winding short–circuits) or there appears low  $V_{CC}$  supply. See Figure 67 for the timing diagrams.

| Event                                                 | Timer Protection     | Next Device Status                                | Release to Normal Operation Mode                                                            |
|-------------------------------------------------------|----------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|
| Overcurrent<br>$V_{CS} \ge V_{ILIM}$                  | Fault timer          | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Peak power<br>V <sub>CS</sub> > V <sub>CS(tran)</sub> | Transient timer      | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Maximum duty cycle                                    | Fault timer          | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Auto tuning over-current<br>(I <sub>OUT</sub> limit)  | Fault timer          | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Winding short $V_{CS} > V_{CS(stop)}$                 | 4 consecutive pulses | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Low supply<br>V <sub>CC</sub> < V <sub>CC(off)</sub>  | 10 $\mu s$ timer     | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| External OTP                                          | 350 μs               | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| External OTP at CS                                    | 8 consecutive pulses | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| External OVP at ZCD                                   | 8 consecutive pulses | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| Low V <sub>OUT</sub>                                  | 8 consecutive pulses | Latch                                             | Autorecovery – depends on version<br>Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>  |
| High supply<br>V <sub>CC</sub> > V <sub>CC(ovp)</sub> | 10 $\mu s$ timer     | Latch                                             | Brown–out<br>V <sub>CC</sub> < V <sub>CC(reset)</sub>                                       |
| Brown–out<br>V <sub>HV</sub> < V <sub>HV(stop)</sub>  | HV timer             | Device stops                                      | $(V_{HV} > V_{HV(start)}) \& (V_{CC} > V_{CC(on)})$                                         |
| Internal TSD                                          | 10 μs timer          | Device stops, HV start-up<br>current source stops | (V <sub>HV</sub> > V <sub>HV(start)</sub> ) & ( V <sub>CC</sub> > V <sub>CC(on)</sub> )&TSE |

## Table 6. PROTECTION MODES AND THE LATCH MODE RELEASES



Figure 67. Latch Timer-based Overcurrent Protection



Figure 68. Timer-based Protection Mode with Autorecovery Release from Latch-off

### Auto Tuning Over-current Protection

The variable output is required for applications like power delivery via the USB cable depending on the load setup. The new USB–PD adapter designs needs is to limit maximum output current at any level of the output voltage to pass the safety requirements. The problem is that the flyback converter controlled by peak current mode is naturally the source of the constant power, when the regulation loop saturates and delivers full power. If the output voltage level is decreased by the control circuit, the converter can deliver higher output current under overload conditions. This can exceed the safe limit. The device limiting the output current could be placed at the secondary side of the SMPS. In case of single fail of this protection the maximum output current of the SMPS is limited by the primary side protection to increase the safety level of the design.

### Low Output Voltage Protection

When the converter undergoes a short circuit,  $V_{\text{out}}$  collapses to a few volts and the feedback pin goes to the max

value. Switching frequency  $f_{sw}$  is 65 kHz in this mode. This mode is dangerous for the power supply as a deep continuous conduction mode (CCM) operation can be entered with peak current runaway. If no precautions are taken, the drain clamping voltage can easily exceed the MOSFET breakdown voltage and destruction occurs. A secondary-side synchronous rectifier could also be damaged in this mode if it is present. To ensure an efficient protection, a comparator permanently checks the demagnetization voltage 1.5 µs on ZCD pin after the MOSFET has open. If this voltage is above 0.4 V during toff, it means the output voltage is high enough to ensure demagnetization. When VFB goes up, this is ok and can last at least the fault timer duration  $t_{fault}$  before latch or auto-recovery is entered (latched version or auto-recovery version). However, if the feedback voltage asks for the maximum frequency and the demagnetization voltage during toff is less than 0.5 V, then Vout is too low or even in short circuit. When both events are detected, the controller toggles its switching frequency to 65 kHz and accepts the situation for 8 clock cycles. After that, it activates a latch or an auto-recovery event depending on the selected option. If while in SCP the demagnetization voltage returns above 0.5 V for 8 clock cycles, then the 65 kHz lock is reset and  $f_{sw}$ is free again to follow V<sub>FB</sub> and activates (or keeps counting) the fault timer if necessary (VFB is high again but not in a shorted Vout situation).

Please note that while the soft start flag is high, as  $f_{sw}$  is stuck to 65 kHz in this start–up mode, the controller ignores the low  $V_{DMG}$  flag until the soft–start is over. After the 5 ms soft–start, if the  $V_{ZCD}$  flag is asserted (the voltage is still less than 0.4 V after soft start), then the part immediately latches off or auto–recovers depending on the selected option.).

#### **OVP Protection at ZCD Pin**

The controller monitors cycle by cycle the voltage on the demagnetization pin after a blanking time. This blanking time is  $1.5 \,\mu$ s and is there to make sure the leakage ringing is fully damped. After 8 successive OVP events, the part latches off. In case, the OVP disappears before the 8 cycles are counted, the counter resets and waits for another event.

#### **Temperature Shutdown**

The NCP12601 includes a temperature shutdown protection with a trip point typically at 150 °C and the typical hysteresis of 40 °C. When the temperature rises above the high threshold, the controller stops switching instantaneously, and goes to the off mode with extremely low power consumption. There is kept the V<sub>CC</sub> supply to keep the TSD information. When the temperature falls below the low threshold, the start–up of the device is enabled again, and a regular start–up sequence takes place.

#### NOTE: IP Disclosure

The product described herein (NCP12601) may be covered by one or more of the following U.S. patents: 5,073,850, 6,271,735, 6,362,067, 6,385,060, 6,597,221, 6,633,193, 6,587,351, 6,940,320. There may be other patents pending.





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

| DOCUMENT NUMBER: | 98AON52301E               | Electronic versions are uncontrolled except whe                                                       |     |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------|-----|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Prin<br>versions are uncontrolled except when stamped |     |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                             |     |
| DESCRIPTION:     | SOIC-9 NB                 | PAGE 1 OF                                                                                             | - 2 |





PAGE 2 OF 2

| ISSUE | REVISION                                                             | DATE        |
|-------|----------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY M. RAMOS.                           | 06 JUL 2010 |
| A     | CHANGED DIMENSION A MINIMUM FROM 1.35 TO 1.25. REQ. BY I. CAMBALIZA. | 21 NOV 2011 |
| 7.    |                                                                      | 2111072011  |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |
|       |                                                                      |             |

ON Semiconductor and with a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use usides to claim alleges that SCILLC was negligent feedesign or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.



SCALE 1:1





## **SOLDERING FOOTPRINT\***



 $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 6:1

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**STYLES ON PAGE 2** 

SOIC-7 CASE 751U-01 ISSUE E

| DOCUMENT NUMBER: | 98AON12199D               | Electronic versions are uncontrolle                                                                                             |             |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
| NEW STANDARD:    |                           |                                                                                                                                 |             |
| DESCRIPTION:     | 7-LEAD SOIC               |                                                                                                                                 | PAGE 1 OF 3 |

DATE 20 OCT 2009

NOTES:

- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A AND B ARE DATUMS AND T IS A DATUM SURFACE.
   DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

|     | MILLIMETERS |      | INCHES |        |  |
|-----|-------------|------|--------|--------|--|
| DIM | MIN         | MAX  | MIN    | MAX    |  |
| Α   | 4.80        | 5.00 | 0.189  | 0.197  |  |
| В   | 3.80        | 4.00 | 0.150  | 0.157  |  |
| С   | 1.35        | 1.75 | 0.053  | 0.069  |  |
| D   | 0.33        | 0.51 | 0.013  | 0.020  |  |
| G   | 1.27 BSC    |      | 0.05   | 50 BSC |  |
| н   | 0.10        | 0.25 | 0.004  | 0.010  |  |
| J   | 0.19        | 0.25 | 0.007  | 0.010  |  |
| κ   | 0.40        | 1.27 | 0.016  | 0.050  |  |
| М   | 0 °         | 8 °  | 0 °    | 8 °    |  |
| Ν   | 0.25        | 0.50 | 0.010  | 0.020  |  |
| S   | 5.80        | 6.20 | 0.228  | 0.244  |  |

#### GENERIC **MARKING DIAGRAM**

| 8 | A |          | Ħ         | A |
|---|---|----------|-----------|---|
|   | X | $\infty$ | $\infty$  | < |
|   | A | ιLΥ      | (X)<br>W) | < |
|   |   |          |           |   |
| 1 | H | Н        | Н         | H |

XXX = Specific Device Code = Assembly Location А = Wafer Lot L Y

= Year W

.

- = Work Week
- = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

#### SOIC-7 CASE 751U-01 ISSUE E

## DATE 20 OCT 2009

| STYLE 1:<br>PIN 1. EMITTER<br>2. COLLECTOR<br>3. COLLECTOR<br>4. EMITTER<br>5. EMITTER<br>6.<br>7. NOT USED<br>8. EMITTER | STYLE 2:<br>PIN 1. COLLECTOR, DIE, #1<br>2. COLLECTOR, #1<br>3. COLLECTOR, #2<br>4. COLLECTOR, #2<br>5. BASE, #2<br>6. EMITTER, #2<br>7. NOT USED<br>8. EMITTER, #1 | <ol><li>DBAIN, #2</li></ol>                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| STYLE 4:<br>PIN 1. ANODE<br>2. ANODE<br>3. ANODE<br>4. ANODE<br>5. ANODE<br>6. ANODE<br>7. NOT USED<br>8. COMMON CATHODE  | STYLE 5:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. DRAIN<br>4. DRAIN<br>5.<br>6.<br>7. NOT USED<br>8. SOURCE                                                                | STYLE 6:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. DRAIN<br>4. SOURCE<br>5. SOURCE<br>6.<br>7. NOT USED<br>8. SOURCE                    |
| STYLE 7:<br>PIN 1. INPUT<br>2. EXTERNAL BYPASS<br>3. THIRD STAGE SOURCE                                                   | 2. BASE (DIE 1)                                                                                                                                                     | STYLE 9:<br>PIN 1. EMITTER (COMMON)<br>2. COLLECTOR (DIE 1)<br>3. COLLECTOR (DIE 2)                                              |
| <ol> <li>GROUND</li> <li>DRAIN</li> <li>GATE 3</li> <li>NOT USED</li> <li>FIRST STAGE Vd</li> </ol>                       | <ol> <li>BASE (DIE 2)</li> <li>COLLECTOR (DIE 2)</li> <li>COLLECTOR (DIE 2)</li> <li>EMITTER (DIE 2)</li> <li>NOT USED</li> <li>COLLECTOR (DIE 1)</li> </ol>        | <ol> <li>EMITTER (COMMON)</li> <li>EMITTER (COMMON)</li> <li>BASE (DIE 2)</li> <li>NOT USED</li> <li>EMITTER (COMMON)</li> </ol> |

| DOCUMENT NUMBER: | 98AON12199D               | Electronic versions are uncontrolle                                                                                             |             |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
| NEW STANDARD:    |                           |                                                                                                                                 |             |
| DESCRIPTION:     | 7-LEAD SOIC               |                                                                                                                                 | PAGE 2 OF 3 |





PAGE 2 OF 2

|       |                                                                                                                | <b>-</b>    |
|-------|----------------------------------------------------------------------------------------------------------------|-------------|
| ISSUE | REVISION                                                                                                       | DATE        |
| 0     | RELEASED FOR PRODUCTION. REQ. BY M. JONES                                                                      | 14 NOV 2002 |
| A     | REPLACED ALL PIN 7 IN STYLES WITH "NOT USED". REQ BY M. JONES                                                  | 06 DEC 2002 |
| В     | ADMINISTRATIVE CHANGE                                                                                          | 07 JAN 2003 |
| С     | CORRECTED DIMENSIONS K AND H. REQ. BY M. JONES                                                                 | 03 JAN 2005 |
| D     | CORRECTED DEVICE MARKING INFORMATION FROM "AYWW" TO ALYW". AD-<br>DED PIN 1 BARS TO DIAGRAMS. REQ. BY S. BROW. | 25 MAY 2007 |
| E     | ADDED SOLDER FOOTPRINT. REQ. BY D. BRIGGS.                                                                     | 20 OCT 2009 |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |
|       |                                                                                                                |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit Phone: 421 33 790 2910

For additional information, please contact your local

Sales Representative